# 512Kbit Single Operating Voltage Serial Flash Memory With 100 MHz Dual-Output SPI Bus Interface

Pm25LD512C

### **FEATURES**

# • Single Power Supply Operation

- Low voltage range: 2.7 V - 3.6 V

#### Memory Organization

- Pm25LD512C: 64K x 8 (512Kbit)

#### Cost Effective Sector/Block Architecture

- 512Kb : Uniform 4KByte sectors / two uniform 32KByte blocks

#### • Low standby current 1uA (Typ)

#### • Serial Peripheral Interface (SPI) Compatible

- Supports single- or dual-output
- Supports SPI Modes 0 and 3
- Maximum 33 MHz clock rate for normal read
- Maximum 100 MHz clock rate for fast read

#### • Page Program (up to 256 Bytes) Operation

- Typical 2 ms per page program
- Sector, Block or Chip Erase Operation
- Maximum 15ms sector, block or chip erase

#### Low Power Consumption

- Typical 10 mA active read current
- Typical 15 mA program/erase current

#### • Hardware Write Protection

- Protect and unprotect the device from write operation by Write Protect (WP#) Pin

#### Software Write Protection

- The Block Protect (BP2, BP1, BP0) bits allow partial or entire memory to be configured as readonly

#### • High Product Endurance

- Guaranteed 200,000 program/erase cycles per single sector
- Minimum 20 years data retention

#### • Industrial Standard Pin-out and Package

- 8-pin 150mil SOIC
- 8-pin TSSOP
- 8-contact WSON
- -8-contact USON
- Lead-free (Pb-free), halogen-free package
- Security function
- Build in Safe Guard function and sector unlock function to make the flash Robust (Appendix1&2)

### **GENERAL DESCRIPTION**

The Pm25LD512C are 512Kbit Serial Peripheral Interface (SPI) Flash memories, providing single- or dual-output. The devices are designed to support a 33 MHz clock rate in normal read mode, and 100 MHz in fast read, the fastest in the industry. The devices use a single low voltage power supply, wide operating voltage ranging from 2.7 Volt to 3.6 Volt, to perform read, erase and program operations. The devices can be programmed in standard EPROM programmers.

The Pm25LD512C are accessed through a 4-wire SPI Interface consisting of Serial Data Input/Output (SIO), Serial Data Output (SO), Serial Clock (SCK), and Chip Enable (CE#) pins. They comply with all recognized command codes and operations. The dual-output fast read operation provides and effective serial data rate of 200MHz.

The devices support page program mode, where 1 to 256 bytes data can be programmed into the memory in one program operation. These devices are divided into uniform 4 KByte sectors or uniform 32 KByte blocks.

The Pm25LD512C are manufactured on pFLASH™'s advanced non-volatile technology. The devices are offered in 8-pin SOIC 150mil, 8-contact WSON, 8-contact USON and 8-pin TSSOP. The devices operate at wide temperatures between -40°C to +105°C.



# **PRODUCT ORDERING INFORMATION**



| Part Number     | Operating Frequency (MHz) | Package                         | Temperature Range |
|-----------------|---------------------------|---------------------------------|-------------------|
| Pm25LD512C2-SCE | 100                       | 8S<br>150mil SOIC               |                   |
| Pm25LD512C2-KCE | 100                       | 8K WSON<br>(Back Side<br>Metal) | Commercial Grade  |
| Pm25LD512C2-DCE | 100                       | 8D TSSOP                        | (-40°C to +105°C) |
| Pm25LD512C2-ZCE | 100                       | 8Z USON                         |                   |

Chingis Technology Corp. 2 Date: August, 2011, Rev. 0.8



# **CONNECTION DIAGRAMS**



8-Contact USON

# **PIN DESCRIPTIONS**

| SYMBOL | TYPE         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |  |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CE#    | INPUT        | Chip Enable: CE# low activates the devices internal circuitries for device operation. CE# high deselects the devices and switches into standby mode to reduce the power consumption. When a device is not selected, data will not be accepted via the serial input pin (SI), and the serial output pin (SO) will remain in a high impedance state. |  |
| SCK    | INPUT        | Serial Data Clock                                                                                                                                                                                                                                                                                                                                  |  |
| SIO    | INPUT/OUTPUT | Serial Data Input/Output                                                                                                                                                                                                                                                                                                                           |  |
| SO     | OUTPUT       | Serial Data Output                                                                                                                                                                                                                                                                                                                                 |  |
| GND    |              | Ground                                                                                                                                                                                                                                                                                                                                             |  |
| Vcc    |              | Device Power Supply                                                                                                                                                                                                                                                                                                                                |  |
| WP#    | INPUT        | Write Protect: A hardware program/erase protection for all or part of a memory array. When the WP# pin is low, memory array write-protection depends on the setting of BP2, BP1 and BP0 bits in the Status Register. When the WP# is high, the devices are not write-protected.                                                                    |  |
| HOLD#  | INPUT        | Hold: Pause serial communication by the master device without resetting the serial sequence.                                                                                                                                                                                                                                                       |  |

Chingis Technology Corp. 3 Date: August, 2011, Rev: 0.8



# **BLOCK DIAGRAM**



Chingis Technology Corp. 4 Date: August, 2011, Rev: 0.8



#### **SPI MODES DESCRIPTION**

Multiple Pm25LD512C devices can be connected on the SPI serial bus and controlled by a SPI Master, i.e. microcontroller, as shown in Figure 1. The devices support either of two SPI modes:

> Mode 0 (0, 0) Mode 3 (1, 1)

The difference between these two modes is the clock polarity when the SPI master is in Stand-by mode: the serial clock remains at "0" (SCK = 0) for Mode 0 and the clock remains at "1" (SCK = 1) for Mode 3. Please refer to Figure 2. For both modes, the input data is latched on the rising edge of Serial Clock (SCK), and the output data is available from the falling edge of SCK.

Figure 1. Connection Diagram among SPI Master and SPI Slaves (Memory Devices)



Figure 2. SPI Modes Supported



Chingis Technology Corp. 5 Date: August, 2011, Rev: 0.8



# **SYSTEM CONFIGURATION**

The Pm25LD512C devices are designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of the Motorola MC68HCxx series of microcontrollers or any SPI interface-equipped system controllers. The devices have two superset features that can be enabled through specific software instructions and the Configuration Register:

| Memory Density | Block No. | Block<br>Size<br>(KBytes) | Sector No. | Sector<br>Size<br>(KBytes) | Address Range     |
|----------------|-----------|---------------------------|------------|----------------------------|-------------------|
|                |           |                           | Sector 0   | 4                          | 000000h - 000FFFh |
|                | Block 0   | 32                        | Sector 1   | 4                          | 001000h - 001FFFh |
|                |           |                           | :          | :                          |                   |
| 512Kbit        |           |                           | Sector 7   | 4                          | 007000h - 007FFFh |
| 0.2.15.1       |           | 32                        | Sector 8   | 4                          | 008000h - 008FFFh |
|                | Block 1   |                           | Sector 17  | 4                          | 009000h - 009FFFh |
|                | DIOCK I   |                           | :          | :                          |                   |
|                |           |                           | Sector 15  | 4                          | 00F000h - 00FFFFh |

Table 1. Block/Sector Addresses of Pm25LD512C

Chingis Technology Corp. 6 Date: August, 2011, Rev: 0.8



#### **REGISTERS (CONTINUED)**

#### STATUS REGISTER

Refer to Tables 5 and 6 for Status Register Format and Status Register Bit Definitions. are allowed. The WEL bit is set by a Write Enable (WREN) instruction. Each write register, program are allowed.

The BP0, BP1, BP2, and SRWD are non-volatile memory cells that can be written by a Write Status Register (WRSR) instruction. The default value of the BP2, BP1, BP0 were set to "0" and SRWD bits was set to "0" at factory. Once a "0" or "1" is written, it will not be changed by device power-up or power-down, and can only be altered by the next WRSR instruction. The Status Register can be read by the Read Status Register (RDSR). Refer to Table 10 for Instruction Set.

The function of Status Register bits are described as follows:

**WIP bit**: The Write In Progress (WIP) bit is read-only, and can be used to detect the progress or completion of a program or erase operation. When the WIP bit is "0", the device is ready for a write status register, program or erase operation. When the WIP bit is "1", the device is busy.

**WEL bit**: The Write Enable Latch (WEL) bit indicates the status of the internal write enable latch. When the WEL is "0", the write enable latch is disabled, and all write operations, including write status register, page program, sector erase, block and chip erase operations are inhibited. When the WEL bit is "1", write operations

are allowed. The WEL bit is set by a Write Enable (WREN) instruction. <u>Each write register, program and erase instruction must be preceded by a WREN instruction.</u> The WEL bit can be reset by a Write Disable (WRDI) instruction. It will automatically be the reset after the completion of a write instruction.

**BP2, BP1, BP0 bits**: The Block Protection (BP2, BP1, BP0) bits are used to define the portion of the memory area to be protected. Refer to Tables 7, 8 and 9 for the Block Write Protection bit settings. When a defined combination of BP2, BP1 and BP0 bits are set, the corresponding memory area is protected. Any program or erase operation to that area will be inhibited. Note: a Chip Erase (CHIP\_ER) instruction is executed successfully only if all the Block Protection Bits are set as "0"s.

SRWD bit: The Status Register Write Disable (SRWD) bit operates in conjunction with the Write Protection (WP#) signal to provide a Hardware Protection Mode. When the SRWD is set to "0", the Status Register is not write-protected. When the SRWD is set to "1" and the WP# is pulled low (VIL), the volatile bits of Status Register (SRWD, BP2, BP1, BP0) become read-only, and a WRSR instruction will be ignored. If the SRWD is set to "1" and WP# is pulled high (VIH), the Status Register can be changed by a WRSR instruction.

Table 5. Status Register Format

|                     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------------------|-------|-------|-------|-------|-------|-------|-------|-------|
|                     | SRWD1 | Rese  | rved  | BP2   | BP1   | BP0   | WEL   | WIP   |
| Default (flash bit) | 0     | C     | )     | 0     | 0     | 0     | 0     | 0     |

Chingis Technology Corp. 7 Date: August, 2011, Rev: 0.8



# **REGISTERS (CONTINUED)**

# Table 6. Status Register Bit Definition

| Bit        | Name | Definition                                                                                                                                                                       | Read-<br>/Write | Non-Volatile bit |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|
| Bit 0      | WIP  | Write In Progress Bit: "0" indicates the device is ready "1" indicates a write cycle is in progress and the device is busy                                                       | R               | No               |
| Bit 1      | WEL  | Write Enable Latch: "0" indicates the device is not write enabled (default) "1" indicates the device is write enabled                                                            | R/W             | No               |
| Bit 2      | BP0  | Block Protection Bit: (See Table 7 and Table 8 for details)                                                                                                                      |                 |                  |
| Bit 3      | BP1  | "0" indicates the specific blocks are not write-protected (default)                                                                                                              | R/W             | Yes              |
| Bit 4      | BP2  | "1" indicates the specific blocks are write-protected                                                                                                                            |                 |                  |
| Bits 5 - 6 | N/A  | Reserved: Always "0"s                                                                                                                                                            | N/A             |                  |
| Bit 7      | SRWD | Status Register Write Disable: (See Table 9 for details) "0" indicates the Status Register is not write-protected (default) "1" indicates the Status Register is write-protected | R/W             | Yes              |

# Table 8. Block Write Protect Bits for Pm25LD512C

| Status Register Bits |     |     | Protected Memory Area         |
|----------------------|-----|-----|-------------------------------|
| BP2                  | BP1 | BP0 | 512Kbit                       |
| Not used             | 0   | 0   | None                          |
| Not used             | 0   | 1   | None                          |
| Not used             | 1   | 0   | None                          |
| Not used             | 1   | 1   | All blocks: 000000h - 00FFFFh |

Chingis Technology Corp. 8 Date: August, 2011, Rev: 0.8



### **REGISTERS (CONTINUED)**

#### **PROTECTION MODE**

The Pm25LD512C have two types of write-protection mechanisms: hardware and software. These are used to prevent irrelevant operation in a possibly noisy environment and protect the data integrity.

#### HARDWARE WRITE-PROTECTION

The devices provide two hardware write-protection features:

- a. When inputting a program, erase or write status register instruction, the number of clock pulse is checked to determine whether it is a multiple of eight before the executing. Any incomplete instruction command sequence will be ignored.
- b. The Write Protection (WP#) pin provides a hardware write protection method for BP2, BP1, BP0 and SRWD in the Status Register. Refer to the STATUS REGISTER description.
- c. Write inhibit is 2.1V, all write sequence will be ignored when Vcc drop to 2.1V and lower

#### **SOFTWARE WRITE PROTECTION**

The Pm25LD512C also provides two software write protection features:

- a. Before the execution of any program, erase or write status register instruction, the Write Enable Latch (WEL) bit must be enabled by executing a Write Enable (WREN) instruction. If the WEL bit is not enabled first, the program, erase or write register instruction will be ignored.
- b. The Block Protection (BP2, BP1, BP0) bits allow part or the whole memory area to be write-protected.

**Table 9. Hardware Write Protection on Status Register** 

| SRWD | WP#  | Status Register |
|------|------|-----------------|
| 0    | Low  | Writable        |
| 1    | Low  | Protected       |
| 0    | High | Writable        |
| 1    | High | Writable        |

Chingis Technology Corp. 9 Date: August, 2011, Rev: 0.8



# **DEVICE OPERATION**

The Pm25LD512C utilize an 8-bit instruction register. Refer to Table 10 Instruction Set for details of the Instructions and Instruction Codes. All instructions, addresses, and data are shifted in with <a href="mailto:the most significant bit (MSB) first">the most significant bit (MSB) first</a> on Serial Data Input (SI). The input data on SI is latched on the rising edge of Serial Clock (SCK) after Chip Enable (CE#) is driven low (VIL). Every instruction sequence starts with a one-byte

instruction code and is followed by address bytes, data bytes, or both address bytes and data bytes, depending on the type of instruction. CE# must be driven high  $(V_{IH})$  after the last bit of the instruction sequence has been shifted in.

The timing for each instruction is illustrated in the following operational descriptions.

**Table 10. Instruction Set** 

| Instruction Name | Hex<br>Code | Operation                                            | Command<br>Cycle | Maximum<br>Frequency |
|------------------|-------------|------------------------------------------------------|------------------|----------------------|
| RDID             | ABh         | Read Manufacturer and Product ID                     | 4 Bytes          | 100 MHz              |
| JEDEC ID READ    | 9Fh         | Read Manufacturer and Product ID by JEDEC ID Command | 1 Byte           | 100 MHz              |
| RDMDID           | 90h         | Read Manufacturer and Device ID                      | 4 Bytes          | 100 MHz              |
| WREN             | 06h         | Write Enable                                         | 1 Byte           | 100 MHz              |
| WRDI             | 04h         | Write Disable                                        | 1 Byte           | 100 MHz              |
| RDSR             | 05h         | Read Status Register                                 | 1 Byte           | 100 MHz              |
| WRSR             | 01h         | Write Status Register                                | 2 Bytes          | 100 MHz              |
| READ             | 03h         | Read Data Bytes from Memory at Normal Read Mode      | 4 Bytes          | 33 MHz               |
| FAST_READ        | 0Bh         | Read Data Bytes from Memory at Fast Read Mode        | 5 Bytes          | 100 MHz              |
| FRDO             | 3Bh         | Fast Read Dual Output                                | 5 Bytes          | 100 MHz              |
| PAGE_ PROG       | 02h         | Page Program Data Bytes Into Memory                  | 4 Bytes + 256B   | 100 MHz              |
| SECTOR_ER        | D7h/<br>20h | Sector Erase                                         | 4 Bytes          | 100 MHz              |
| BLOCK_ER         | D8h         | Block Erase                                          | 4 Bytes          | 100 MHz              |
| CHIP_ER          | C7h/<br>60h | Chip Erase                                           | 1 Byte           | 100 MHz              |

#### **HOLD OPERATION**

HOLD# is used in conjunction with CE# to select the Pm25LD512C. When the devices are selected and a serial sequence is underway, HOLD# can be used to pause the serial communication with the master device without resetting the serial sequence. To pause, HOLD# is brought low while the SCK signal is low. To resume serial communication, HOLD# is brought high while the SCK signal is low (SCK may still toggle during HOLD). Inputs to SI will be ignored while SO is in the high impedance state.

Chingis Technology Corp. 10 Date: August, 2011, Rev. 0.8



# RDID COMMAND (READ PRODUCT IDENTIFICATION) OPERATION

The Read Product Identification (RDID) instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as table of ID Definitions. This is not same as RDID or JEDEC ID instruction. It's not recommended to use for new design. For new design, please use RDID or JEDEC ID instruction.

The RDES instruction code is followed by three dummy bytes, each bit being latched-in on SI during the rising edge of SCK. Then the Device ID is shifted out on SO with the MSB first, each bit been shifted out during the falling edge of SCK. The RDES instruction is ended by

CE# goes high. The Device ID outputs repeatedly if continuously send the additional clock cycles on SCK while CE# is at low.

**Table 11. Product Identification** 

| Product Identifica | Data                      |             |
|--------------------|---------------------------|-------------|
| Manufacturer ID    | Appuraturer ID First Byte |             |
| Manuacturer 1D     | Second Byte               | 7Fh         |
| Device ID:         | Device ID 1               | Device ID 2 |
| Pm25LD512C         | 05h                       | 20h         |

Figure 3. Read Product Identification Sequence



Chingis Technology Corp. 11 Date: August, 2011, Rev: 0.8



# JEDEC ID READ COMMAND (READ PRODUCT IDENTIFICATION BY JEDEC ID) OPERATION

The JEDEC ID READ instruction allows the user to read the manufacturer and product ID of devices. Refer to Table 11 Product Identification for pFlash Manufacturer ID and Device ID. After the JEDEC ID READ command is input, the second Manufacturer ID (7Fh) is shifted out on SO with the MSB first, followed

by the first Manufacturer ID (9Dh) and the Device ID (20h), each bit shifted out during the falling edge of SCK. If CE# stays low after the last bit of the Device ID is shifted out, the Manufacturer ID and Device ID will loop until CE# is pulled high.

Figure 4. Read Product Identification by JEDEC ID READ Sequence



Chingis Technology Corp. 12 Date: August, 2011, Rev. 0.8



# RDMDID COMMAND (READ DEVICE MANUFACTURER AND DEVICE ID) OPERATION

The RDMDID instruction allows the user to read the manufacturer and product ID of devices. Refer to Table 11 Product Identification for pFlash Manufacturer ID and Device ID. The RDMDID command is input, followed by a 24-bit address pointing to an ID table. The table contains the first Manufacturer ID (9Dh) and

the Device ID (20h), and is shifted out on SO with the MSB first, each bit shifted out during the falling edge of SCK. If CE# stays low after the last bit of the Device ID is shifted out, the Manufacturer ID and Device ID will loop until CE# is pulled high.

Figure 5. Read Product Identification by RDMDID READ Sequence



Chingis Technology Corp. 13 Date: August, 2011, Rev: 0.8





#### Note:

(1) ADDRESS A0 = 0, will output the 1st manufacture ID (9Dh) first -> device ID1 -> 2nd manufacture ID (7Fh) ADDRESS A0 = 1, will output the device ID1 -> 1st manufacture ID (9D) -> 2nd manufacture ID (7Fh)

Chingis Technology Corp. 14 Date: August, 2011, Rev: 0.8



#### WRITE ENABLE OPERATION

The Write Enable (WREN) instruction is used to set the erase, chip erase, page program and write status Write Enable Latch (WEL) bit. The WEL bit of the Pm25LD512C is reset to the write -protected state after power-up. The WEL bit must be write enabled before any write operation, including sector, block

register operations. The WEL bit will be reset to the write-protect state automatically upon completion of a write operation. The WREN instruction is required before any above operation is executed.

Figure 6. Write Enable Sequence



#### WRDI COMMAND (WRITE DISABLE) OPERATION

The Write Disable (WRDI) instruction resets the WEL bit and disables all write instructions. The WRDI

instruction is not required after the execution of a write instruction, since the WEL bit is automatically reset.

Figure 7. Write Disable Sequence



15 Chingis Technology Corp. Date: August, 2011, Rev: 0.8



#### RDSR COMMAND (READ STATUS REGISTER) OPERATION

The Read Status Register (RDSR) instruction provides access to the Status Register. During the execution of a program, erase or write status register operation, all other instructions will be ignored except the RDSR

instruction, which can be used to check the progress or completion of an operation by reading the WIP bit of Status Register.

Figure 8. Read Status Register Sequence



#### WRSR COMMAND (WRITE STATUS REGISTER) OPERATION

The Write Status Register (WRSR) instruction allows the user to enable or disable the block protection and status register write protection features by writing "0"s

or "1" s into the volatile BP2, BP1, BP0 and SRWD bits.

Figure 9. Write Status Register Sequence



# **DEVICE OPERATION (CONTINUED)**

Chingis Technology Corp. 16 Date: August, 2011, Rev. 0.8



#### **READ COMMAND (READ DATA) OPERATION**

The Read Data (READ) instruction is used to read memory data of a Pm25LD512C under normal mode running up to 33 MHz.

The READ instruction code is transmitted via the SI line, followed by three address bytes (A23 - A0) of the first memory location to be read. A total of 24 address bits are shifted in, but only  $A_{\rm MS}$  (most significant address) - A0 are decoded. The remaining bits (A23 –  $A_{\rm MS}$ ) are ignored. The first byte addressed can be at any memory location. Upon completion, any data on the SI will be ignored. Refer to Table 12 for the related Address Key.

The first byte data (D7 - D0) addressed is then shifted out on the SO line, MSb first. A single byte of data, or up to the whole memory array, can be read out in one READ instruction. The address is automatically incremented after each byte of data is shifted out. The read operation can be terminated at any time by driving CE# high ( $V_{IH}$ ) after the data comes out. When the highest address of the devices is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read in one continuous READ instruction.

Table 12. Address Key

| Address               | Pm25LD512C |
|-----------------------|------------|
| $A_{N}(A_{MS}-A_{0})$ | A15 - A0   |
| Don't Care Bits       | A23 – A16  |

Figure 12. Read Data Sequence



Chingis Technology Corp. 17 Date: August, 2011, Rev: 0.8



#### FAST\_READ COMMAND (FAST READ DATA) OPERATION

The FAST\_READ instruction is used to read memory data at up to a 100 MHz clock.

The FAST\_READ instruction code is followed by three address bytes (A23 - A0) and a dummy byte (8 clocks), transmitted via the SI line, with each bit latched-in during the rising edge of SCK. Then the first data byte addressed is shifted out on the SO line, with each bit shifted out at a maximum frequency fct, during the falling edge of SCK.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read with a single FAST\_READ instruction. The FAST\_READ instruction is terminated by driving CE# high (VIH).

Figure 13. Fast Read Data Sequence



Chingis Technology Corp. 18 Date: August, 2011, Rev: 0.8



#### FRDO COMMAND (FAST READ DUAL OUTPUT) OPERATION

The FRDO instruction is used to read memory data on two output pins each at up to a 100 MHz clock.

The FRDO instruction code is followed by three address bytes (A23 - A0) and a dummy byte (8 clocks), transmitted via the SI line, with each bit latched-in during the rising edge of SCK. Then the first data byte addressed is shifted out on the SO and SIO lines, with each pair of bits shifted out at a maximum frequency fct, during the falling edge of SCK. The first bit (MSb)

is output on SO, while simultaneously the second bit is output on SIO.

The first byte addressed can be at any memory location. The address is automatically incremented after each byte of data is shifted out. When the highest address is reached, the address counter will roll over to the 000000h address, allowing the entire memory to be read with a single FRDO instruction. FRDO instruction is terminated by driving CE# high ( $V_{\rm IH}$ ).

Figure 14. Fast Read Dual-Output Sequence



Chingis Technology Corp. 19 Date: August, 2011, Rev: 0.8



#### PAGE\_PROG COMMAND (PAGE PROGRAM) OPERATION

The Page Program (PAGE\_PROG) instruction allows up to 256 bytes data to be programmed into memory in a single operation. The destination of the memory to be programmed must be outside the protected memory area set by the Block Protection (BP2, BP1, BP0) bits. A PAGE\_PROG instruction which attempts to program into a page that is write-protected will be ignored. Before the execution of PAGE\_PROG instruction, the Write Enable Latch (WEL) must be enabled through a Write Enable (WREN) instruction.

The PAGE\_PROG instruction code, three address bytes and program data (1 to 256 bytes) are input via the SI line. Program operation will start immediately after the CE# is brought high, otherwise the PAGE\_PROG instruction will not be executed. The internal control logic automatically handles the programming voltages and timing. During a program operation, all instructions will be ignored except the RDSR instruction. The progress or completion of the program operation can be determined by reading the

WIP bit in Status Register via a RDSR instruction. If the WIP bit is "1", the program operation is still in progress. If WIP bit is "0", the program operation has completed.

If more than 256 bytes data are sent to a device, the address counter rolls over within the same page, the previously latched data are discarded, and the last 256 bytes data are kept to be programmed into the page. The starting byte can be anywhere within the page. When the end of the page is reached, the address will wrap around to the beginning of the same page. If the data to be programmed are less than a full page, the data of all other bytes on the same page will remain unchanged.

Note: A program operation can alter "1"s into "0"s, but an erase operation is required to change "0"s back to "1"s. A byte cannot be reprogrammed without first erasing the whole sector or block.

Figure 15. Page Program Sequence



Chingis Technology Corp. 20 Date: August, 2011, Rev. 0.8



#### **ERASE OPERATION**

The memory array of the Pm25LD512C is organized into uniform 4 KByte sectors or 32KByte uniform blocks (a block consists of sixteen adjacent sectors).

Before a byte can be reprogrammed, the sector or block that contains the byte must be erased (erasing sets bits to "1"). In order to erase the devices, there are three erase instructions available: Sector Erase (SECTOR\_ER), Block Erase (BLOCK\_ER) and Chip Erase (CHIP\_ER). A sector erase operation allows any individual sector to be erased without affecting the data in other sectors. A block erase operation erases any individual block. A chip erase operation erases the whole memory array of a device. A sector erase, block erase or chip erase operation can be executed prior to any programming operation.

# SECTOR\_ER COMMAND (SECTOR ERASE) OPERATION

A SECTOR\_ER instruction erases a 4 KByte sector Before the execution of a SECTOR\_ER instruction, the Write Enable Latch (WEL) must be set via a Write Enable (WREN) instruction. The WEL bit is reset automatically after the completion of sector an erase operation.

A SECTOR\_ER instruction is entered, after CE# is pulled low to select the device and stays low during the entire instruction sequence The SECTOR\_ER instruction code, and three address bytes are input via SI. Erase operation will start immediately after CE# is pulled high. The internal control logic automatically handles the erase voltage and timing. Refer to Figure 14 for Sector Erase Sequence.

During an erase operation, all instruction will be ignored except the Read Status Register (RDSR) instruction. The progress or completion of the erase

operation can be determined by reading the WIP bit in the Status Register using a RDSR instruction. If the WIP bit is "1", the erase operation is still in progress. If the WIP bit is "0", the erase operation has been completed.

# BLOCK\_ER COMMAND (BLOCK ERASE) OPERATION

A Block Erase (BLOCK\_ER) instruction erases a 32 KByte block of the Pm25LD512C. Before the execution of a BLOCK\_ER instruction, the Write Enable Latch (WEL) must be set via a Write Enable (WREN) instruction. The WEL is reset automatically after the completion of a block erase operation.

The BLOCK\_ER instruction code and three address bytes are input via SI. Erase operation will start immediately after the CE# is pulled high, otherwise the BLOCK\_ER instruction will not be executed. The internal control logic automatically handles the erase voltage and timing. Refer to Figure 15 for Block Erase Sequence.

#### **CHIP ER COMMAND (CHIP ERASE) OPERATION**

A Chip Erase (CHIP\_ER) instruction erases the entire memory array of a Pm25LD512C. Before the execution of CHIP\_ER instruction, the Write Enable Latch (WEL) must be set via a Write Enable (WREN) instruction. The WEL is reset automatically after completion of a chip erase operation.

The CHIP\_ER instruction code is input via the SI. Erase operation will start immediately after CE# is pulled high, otherwise the CHIP\_ER instruction will not be executed. The internal control logic automatically handles the erase voltage and timing. Refer to Figure 16 for Chip Erase Sequence.

Chingis Technology Corp. 21 Date: August, 2011, Rev. 0.8



#### Figure 16. Sector Erase Sequence



Figure 17. Block Erase Sequence



Figure 18. Chip Erase Sequence



Chingis Technology Corp. 22 Date: August, 2011, Rev: 0.8



# **ABSOLUTE MAXIMUM RATINGS** (1)

| Temperature Under Bias                        | -65°C to +125°C       |                 |
|-----------------------------------------------|-----------------------|-----------------|
| Storage Temperature                           | -65°C to +125°C       |                 |
| Surface Mount Lead Soldering Temperature      | Standard Package      | 240°C 3 Seconds |
| Surface Mount Lead Soldering Temperature      | Lead-free Package     | 260°C 3 Seconds |
| Input Voltage with Respect to Ground on All F | -0.5 V to VCC + 0.5 V |                 |
| All Output Voltage with Respect to Ground     | -0.5 V to VCC + 0.5 V |                 |
| VCC (2)                                       | -0.5 V to +6.0 V      |                 |

#### Notes:

- 1. Applied conditions greater than those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. The functional operation of the device conditions that exceed those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating condition for extended periods may affect device reliability.
- 2. Maximum DC voltage on input or I/O pins is Vcc + 0.5 V. During voltage transitions, input or I/O pins may overshoot Vcc by + 2.0 V for a period of time not to exceed 20 ns. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may undershoot GND by -2.0 V for a period of time not to exceed 20 ns.

# **DC AND AC OPERATING RANGE**

| Part Number                              | Pm25LD512C    |
|------------------------------------------|---------------|
| Operating Temperature (Commercial Grade) | -40°C to105°C |
| Vcc Power Supply                         | 2.7 V - 3.6 V |

#### **DC CHARACTERISTICS**

Applicable over recommended operating range from:

 $T_{AC}$  = -40°C to +105°C,  $V_{CC}$  = 2.7 V to 3.6 V (unless otherwise noted).

| Symbol           | Parameter                 | Condit                                   | Min                      | Тур                   | Max                   | Units |    |
|------------------|---------------------------|------------------------------------------|--------------------------|-----------------------|-----------------------|-------|----|
| I <sub>CC1</sub> | Vcc Active Read Current   | V <sub>CC</sub> = 3.6V at 33 MH          | Hz, SO = Open            |                       | 10                    | 15    | mA |
| I <sub>CC2</sub> | Vcc Program/Erase Current | V <sub>CC</sub> = 3.6V at 33 MH          | Hz, SO = Open            |                       | 15                    | 30    | mA |
| I <sub>SB1</sub> | Vcc Standby Current CMOS  | V <sub>CC</sub> = 3.6V, CE# = \          |                          |                       | 10                    | Α     |    |
| I <sub>SB2</sub> | Vcc Standby Current TTL   | V <sub>CC</sub> = 3.6V, CE# = \          |                          |                       | 3                     | mA    |    |
| ILI              | Input Leakage Current     | $V_{IN} = 0V \text{ to } V_{CC}$         |                          |                       | 1                     | Α     |    |
| I <sub>LO</sub>  | Output Leakage Current    | $V_{IN} = 0V \text{ to } V_{CC}, T_{AC}$ |                          |                       | 1                     | Α     |    |
| V <sub>IL</sub>  | Input Low Voltage         |                                          |                          |                       |                       | 0.8   | V  |
| V <sub>IH</sub>  | Input High Voltage        |                                          | 0.7V <sub>CC</sub>       |                       | V <sub>CC</sub> + 0.3 | V     |    |
| V <sub>OL</sub>  | Output Low Voltage        |                                          | I <sub>OL</sub> = 2.1 mA |                       |                       | 0.45  | V  |
| V <sub>OH</sub>  | Output High Voltage       | 2.7V < V <sub>CC</sub> < 3.6V            | I <sub>OH</sub> = -100   | V <sub>CC</sub> - 0.2 |                       |       | V  |

Chingis Technology Corp. 23 Date: August, 2011, Rev: 0.8



# **AC CHARACTERISTICS**

Applicable over recommended operating range from  $T_A$  = -40°C to +105°C,  $V_{CC}$  = 2.7 V to 3.6 V  $C_L$  = 1 TTL Gate and 10 pF (unless otherwise noted).

| Symbol         | Parameter                              | Min | Тур | Max | Units |
|----------------|----------------------------------------|-----|-----|-----|-------|
| fст            | Clock Frequency for fast read mode     | 0   |     | 100 | MHz   |
| fc             | Clock Frequency for read mode          | 0   |     | 33  | MHz   |
| trı            | Input Rise Time                        |     |     | 8   | ns    |
| trı            | Input Fall Time                        |     |     | 8   | ns    |
| tскн           | SCK High Time                          | 4   |     |     | ns    |
| tckl           | SCK Low Time                           | 4   |     |     | ns    |
| tсен           | CE# High Time                          | 25  |     |     | ns    |
| tcs            | CE# Setup Time                         | 10  |     |     | ns    |
| tсн            | CE# Hold Time                          | 5   |     |     | ns    |
| tos            | Data In Setup Time                     | 2   |     |     | ns    |
| tон            | Data in Hold Time                      | 2   |     |     | ns    |
| ths            | Hold Setup Time                        | 15  |     |     | ns    |
| thd            | Hold Time                              | 15  |     |     | ns    |
| tv             | Output Valid                           |     |     | 8   | ns    |
| tон            | Output Hold Time Normal Mode           | 0   |     |     | ns    |
| tız            | Hold to Output Low Z                   |     |     | 200 | ns    |
| tHZ            | Hold to Output High Z                  |     |     | 200 | ns    |
| tois           | Output Disable Time                    |     |     | 100 | ns    |
| tec            | Secter/Block/Chip Erase Time           |     |     | 15  | ms    |
| <b>t</b> PP    | Page Program Time                      |     | 2   | 5   | ms    |
| tvcs           | Vcc Set-up Time                        | 50  |     |     | s     |
| t <sub>w</sub> | Write Status Register time (flash bit) |     |     | 15  | ms    |

Chingis Technology Corp. 24 Date: August, 2011, Rev: 0.8



# **AC CHARACTERISTICS (CONTINUED)**

# SERIAL INPUT/OUTPUT TIMING (1)



Note: 1. For SPI Mode 0 (0,0)

Chingis Technology Corp. 25 Date: August, 2011, Rev: 0.8



# **AC CHARACTERISTICS (CONTINUED)**

#### **HOLD TIMING**



# **PIN CAPACITANCE** (f = 1 MHz, T = $25^{\circ}$ C)

|      | Тур | Max | Units | Conditions |
|------|-----|-----|-------|------------|
| Cin  | 4   | 6   | pF    | VIN = 0 V  |
| Соит | 8   | 12  | pF    | Vout = 0 V |

Note: These parameters are characterized but not 100% tested.

#### **OUTPUT TEST LOAD**

# 1.8 K OUTPUT PIN 1.3 K 10 pF

# INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL



Note: 1. Input Pulse Voltage: 0.2Vcc to 0.8Vcc.

- Input Timing Reference Voltages:
   0.3Vcc to 0.7Vcc.
- 3. Output Timing Reference Voltage: Vcc/2.



#### POWER-UP AND POWER-DOWN

At Power-up and Power-down, the device must not be selected (CE# must follow the voltage applied on Vcc) until Vcc reaches the correct value:

- Vcc(min) at Power-up, and then for a further delay of tVCE
- Vss at Power-down

Usually a simple pull-up resistor on CE# can be used to insure safe and proper Power-up and Power-down. To avoid data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is included. The logic inside the device is held reset while Vcc is less than the POR threshold value (Vwi) during power up, the device does not respond to any instruction until a time delay of tPUW has elapsed after the moment that Vcc rised above the VWI threshold. However, the correct operation of the device

is not guaranteed if, by this time, Vcc is still below Vcc(min). No Write Status Register, Program or Erase instructions should be sent until the later of:

- tPUW after Vcc passed the VWI threshold
- tVCE after Vcc passed the Vcc(min) level

At Power-up, the device is in the following state:

- The device is in the Standby mode
- The Write Enable Latch (WEL) bit is reset

At Power-down, when Vcc drops from the operating voltage, to below the Vwi, all write operations are disabled

and the device does not respond to any write instruction.



| Symbol              | Parameter                                | Min. | Max. | Unit |
|---------------------|------------------------------------------|------|------|------|
| t <sub>VCE</sub> *1 | Vcc(min) to CE# Low                      | 10   |      | us   |
| t <sub>PUW</sub> *1 | Power-Up time delay to Write instruction | 1    | 10   | ms   |
| V <sub>WI</sub> *1  | Write Inhibit Voltage                    | 1.9  | 2.1  | V    |
| Note : *1. T        | nese parameters are characterized only.  |      |      |      |

Chingis Technology Corp. 27 Date: August, 2011, Rev: 0.8



# **PROGRAM/ERASE PERFORMANCE**

| Parameter             | Unit | Тур | Max | Remarks                                            |
|-----------------------|------|-----|-----|----------------------------------------------------|
| Sector Erase Time     | ms   |     | 15  | From writing erase command to erase completion     |
| Block Erase Time      | ms   |     | 15  | From writing erase command to erase completion     |
| Chip Erase Time       | ms   |     | 15  | From writing erase command to erase completion     |
| Page Programming Time | ms   | 2   | 5   | From writing program command to program completion |

Note: These parameters are characterized and are not 100% tested.

# **RELIABILITY CHARACTERISTICS**

| Parameter              | Min        | Тур | Unit   | Test Method         |
|------------------------|------------|-----|--------|---------------------|
| Endurance              | 200,000    |     | Cycles | JEDEC Standard A117 |
| Data Retention         | 20         |     | Years  | JEDEC Standard A103 |
| ESD - Human Body Model | 2,000      |     | Volts  | JEDEC Standard A114 |
| ESD - Machine Model    | 200        |     | Volts  | JEDEC Standard A115 |
| Latch-Up               | 100 + Icc1 |     | mA     | JEDEC Standard 78   |

Note: These parameters are characterized and are not 100% tested.

Chingis Technology Corp. 28 Date: August, 2011, Rev: 0.8



# **PACKAGE TYPE INFORMATION**

#### **8S**

# 8-Pin JEDEC 150mil Broad Small Outline Integrated Circuit (SOIC) Package (measure in millimeters)







# **PACKAGE TYPE INFORMATION (CONTINUED)**

8K 8-Contact Ulta-Thin Small Outline No-Lead (WSON) Package (measure in millimeters)





# **PACKAGE TYPE INFORMATION (CONTINUED)**

8D 8-pin TSSOP Package (measure in millimeters)



Unit: millimeters

Chingis Technology Corp. 31 Date: August, 2011, Rev: 0.8



# **PACKAGE TYPE INFORMATION (CONTINUED)**

8Z 8-pin USON Package (measure in millimeters)



| control c | DIMENSIO | INS IN MIL | LIMETERS |
|-----------|----------|------------|----------|
| SYMBOLS   | MIN      | NOM        | WAX      |
| A         | 0.50     | 0.55       | 0.60     |
| A1        | 0.00     | 0.02       | 0.05     |
| ь         | 0.20     | 0.25       | 0.30     |
| C         |          | 0.15 REF.  | _        |
| D         | 1.90     | 2.00       | 2.10     |
| D2        | 1.55     | 1.60       | 1.65     |
| E         | 2.90     | 3.00       | 3.10     |
| E2        | 0.15     | 0.20       | 0.25     |
| e         |          | 0.50       |          |
| L         | 0.40     | 0.45       | 0.50     |
| L1        |          | 0.10       | _        |
| L3        | L3 0.30  |            | 0.40     |
| у         | 0.00     |            | 0.075    |

Chingis Technology Corp. 32 Date: August, 2011, Rev: 0.8



# **Appendix1: Safe Guard function**

Safe Guard function is a security function for customer to protect by sector (4Kbyte).

Every sector has one bit register to decide it will under safe guard protect or not. ("0" means protect and "1" means not protect by safe guard.) Pm25LD512C (sector 0~sector 15)

\*safe guard function priority is higher than status register (BP0/1/2)

# Mapping table for safe guard register

|                        | Address[9:0] | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------------------|--------------|----|----|----|----|----|----|----|----|
| Sector0                | 000h         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| Sector1                | 000h         | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| Sector2                | 000h         | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| Sector3                | 000h         | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| Sector4                | 000h         | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |
| Sector5                | 000h         | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  |
| Sector6                | 000h         | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector7                | 000h         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector8                | 001h         | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| Sector9                | 001h         | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| Sector10               | 001h         | 1  | 1  | 1  | 1  | 1  | 0  | 1  | 1  |
| Sector11               | 001h         | 1  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |
| Sector12               | 001h         | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 1  |
| Sector13               | 001h         | 1  | 1  | 0  | 1  | 1  | 1  | 1  | 1  |
| Sector14               | 001h         | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 1  |
| Sector15               | 001h         | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Chip Erase<br>disable* | 008h         | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Note:1. Please set the Chip Erase disable to "00" after finished the register setting.

Chingis Technology Corp. 33 Date: August, 2011, Rev: 0.8

<sup>2.</sup> Please set the address 009h to "00" after finished the register setting.



#### **Read Safe Guard register**

The READ Safe Guard instruction code is transmitted via the SIO line, followed by three address bytes (A23 - A0) of the first register location to be read. The first byte data (D7 - D0) addressed is then shifted out on the SO line, MSb first. The address is automatically incremented after each byte of data is shifted out. The read operation can be terminated at any time by driving CE# high ( $V_{H}$ ) after the data comes out.



Fig a. Timing waveform of Read Safe guard register

#### **Erase Safe Guard register**

If we want to erase the safe guard register to let the flash into unprotect status, it needs five continuous instructions. If any instruction is wrong, the erase command will be ignored. Erase wait time follow product erase timing spec.

Fig b. shows the complete steps for Erase safe guard register.

# **Program Safe Guard register**

If we want to erase the safe guard register to let the flash into unprotect status, it needs five continuous instructions. If any instruction is wrong, the program command will be ignored. The Program safe guard instruction allows up to 256 bytes data to be programmed into memory in a single operation. Program wait time follow product program timing spec.

Fig c. shows the complete steps for program safe guard register.

Chingis Technology Corp. 34 Date: August, 2011, Rev. 0.8





Fig b. Erase safe guard register





Fig c. program safe guard register



# **Appendix2: Sector Unlock function**

| Instruction Name | Hex  | Operation     | Command | Maximum   |
|------------------|------|---------------|---------|-----------|
|                  | Code |               | Cycle   | Frequency |
| SECT_UNLOCK      | 26h  | Sector unlock | 4 Bytes | 100 MHz   |
| SECT LOCK        | 24h  | Sector lock   | 1 Byte  | 100 MHz   |

#### SEC\_UNLOCK COMMAND OPERATION

The Sector unlock command allows the user to select a specific sector to allow program and erase operations. This instruction is effective when the blocks are designated as write-protected through the BP0, BP1 and BP2 bits in the status register. Only one sector can be enabled at any time. To enable a different sector, a previously enabled

sector must be disabled by executing a Sector Lock command. The instruction code is followed by a 24-bit address specifying the target sector, but A0 through A11 are not decoded. The remaining sectors within the same block remain in read-only mode.

Figure d. Sector Unlock Sequence



Note: 1.If the clock number will not match 8 clocks(command)+ 24 clocks (address), it will be ignored. 2.It must be executed write enable (06h) before sector unlock instructions.

Chingis Technology Corp. 37 Date: August, 2011, Rev: 0.8



# SECT\_LOCK COMMAND OPERATION

The Sector Lock command reverses the function of the Sector Unlock command. The instruction code does not require an address to be specified, as only one sector can be enabled at a time. The remaining sectors within the same block remain in read-only mode.

Figure e. Sector Lock Sequence



Chingis Technology Corp. 38 Date: August, 2011, Rev: 0.8



# **REVISION HISTORY**

| Date         | Revision No. | Description of Changes                                             | Page No. |
|--------------|--------------|--------------------------------------------------------------------|----------|
| March, 2009  | 0.0          | Preliminary Product Specification                                  | All      |
| June, 2009   | 0.1          | Change part number define to version"C"                            | ALL      |
| Feb, 2010    | 0.2          | Modify the bit1(status register default set from "1" to "0")       | 8        |
| March, 2010  | 0.3          | Modify the bottom mark in the spec                                 | All      |
| May, 2010    | 0.4          | Remove the "Draft" word                                            | All      |
| August, 2010 | 0.5          | Add the Tape and reel define Modify the write inhibit to 1.9V~2.1V | 2        |
| April, 2011  | 0.6          | Add the safe guard and sector unlock function                      | 31~37    |
| June, 2011   | 0.7          | Change to flash version C2                                         | All      |
| August,2011  | 0.8          | Add USON package                                                   |          |

Chingis Technology Corp. 39 Date: August, 2011, Rev: 0.8